Total properties:
595
Page
1
of
6
Pages:
1 2 3 4 5 6
|
|
Patent #:
|
|
Issue Dt:
|
07/26/1988
|
Application #:
|
07053071
|
Filing Dt:
|
05/21/1987
|
Title:
|
SYNCHRONOUS LOGIC ARRAY CIRCUIT WITH DUMMY SIGNAL LINES FOR CONTROLLING AND ARRAY OUTPUT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/04/1989
|
Application #:
|
07103841
|
Filing Dt:
|
10/01/1987
|
Title:
|
VOLTAGE LEVEL SHIFTING CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/15/1989
|
Application #:
|
07245930
|
Filing Dt:
|
09/14/1988
|
Title:
|
COMPARATOR ARRAY LOGIC
|
|
|
Patent #:
|
|
Issue Dt:
|
07/21/1992
|
Application #:
|
07297112
|
Filing Dt:
|
01/13/1989
|
Title:
|
TECHNIQUE FOR PLACEMENT OF PIPELINING STAGES IN MULTI-STAGE DATAPATH ELEMENTS WITH AN AUTOMATED CIRCUIT DESIGN SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
01/25/1994
|
Application #:
|
07356023
|
Filing Dt:
|
05/23/1989
|
Title:
|
METHOD AND APPARATUS FOR THE DESIGN AND FABRICATION OF INTEGRATED CIRCUITS EMPLOYING LOGIC DECOMPOSITION ALGORITHMS FOR THE TIMING OPTIMIZATION OF MULTILEVEL LOGIC
|
|
|
Patent #:
|
|
Issue Dt:
|
01/15/1991
|
Application #:
|
07370542
|
Filing Dt:
|
06/23/1989
|
Title:
|
STATIC RANDOM ACCESS MEMORY HAVING COLUMN DECODED BIT LINE BIAS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/23/1991
|
Application #:
|
07422256
|
Filing Dt:
|
10/16/1989
|
Title:
|
SIGNATURE INDICATING CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/12/1992
|
Application #:
|
07422332
|
Filing Dt:
|
10/16/1989
|
Title:
|
METHOD FOR LABELLING POLYGONS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/27/1992
|
Application #:
|
07466158
|
Filing Dt:
|
01/17/1990
|
Title:
|
INPUT PROTECTION CIRCUIT FOR CMOS DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/1991
|
Application #:
|
07476089
|
Filing Dt:
|
03/05/1990
|
Title:
|
CHARGE NEUTRALIZATION USING SILICON-ENRICHED OXIDE LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/08/1991
|
Application #:
|
07523443
|
Filing Dt:
|
05/14/1990
|
Title:
|
SYSTEM FOR ACHIEVING DESIRED BONDLENGTH OF ADHESIVE BETWEEN A SEMICONDUCTOR CHIP PACKAGE AND A HEATSINK
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/1994
|
Application #:
|
07523448
|
Filing Dt:
|
05/14/1990
|
Title:
|
AUTOMATIC SYNTHESIS OF INTEGRATED CIRCUITS EMPLOYING CONTROLLED INPUT DEPENDENCY DURING A DECOMPOSITION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/28/1993
|
Application #:
|
07583732
|
Filing Dt:
|
09/14/1990
|
Title:
|
UNIVERSAL KEYBOARD AND KEYBOARD/SPATIAL INPUT DEVICE CONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/1994
|
Application #:
|
07592709
|
Filing Dt:
|
10/04/1990
|
Title:
|
SYSTEM FOR SECURING AND ELECTRICALLY CONNECTING A SEMICONDUCTOR CHIP TO A SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/23/1992
|
Application #:
|
07609307
|
Filing Dt:
|
11/01/1990
|
Title:
|
BIT-SERIAL MULTIPLIERS HAVING LOW LATENCY AND HIGH THROUGHPUT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/03/1994
|
Application #:
|
07626819
|
Filing Dt:
|
12/13/1990
|
Title:
|
METHOD FOR PLACEMENT OF CONNECTORS USED INTERCONNECTING CIRCUIT COMPONENTS IN AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/28/1992
|
Application #:
|
07629529
|
Filing Dt:
|
12/18/1990
|
Title:
|
AUTOMATIC PIN CIRCUITRY SHUTOFF FOR AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/05/1992
|
Application #:
|
07629530
|
Filing Dt:
|
12/18/1990
|
Title:
|
DIGITAL-TO-ANALOG AND ANALOG-TO-DIGITAL CONVERTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/13/1993
|
Application #:
|
07630284
|
Filing Dt:
|
12/19/1990
|
Title:
|
METHOD FOR PARTITIONING OF CONNECTED CIRCUIT COMPONENTS BEFORE PLACEMENT IN ONE OR MORE INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/1993
|
Application #:
|
07631618
|
Filing Dt:
|
12/21/1990
|
Title:
|
HIDDEN REFRESH OF A DYNAMIC RANDOM ACCESS MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/14/1993
|
Application #:
|
07632765
|
Filing Dt:
|
12/20/1990
|
Title:
|
METHOD AND APPARATUS FOR COMPENSATING FOR BIT LINE DELAYS IN SEMICONDUCTOR MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/21/1993
|
Application #:
|
07632895
|
Filing Dt:
|
12/24/1990
|
Title:
|
CIRCUIT SIMULATION SYSTEM WITH WAKE-UP LATENCY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/27/1993
|
Application #:
|
07650512
|
Filing Dt:
|
02/05/1991
|
Title:
|
METHOD AND APPARATUS FOR PROVIDING OUTPUT CONTENTION RELIEF FOR DIGITAL BUFFERS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/04/1992
|
Application #:
|
07655018
|
Filing Dt:
|
02/12/1991
|
Title:
|
VARIABLE FREQUENCY CLOCK FOR A COMPUTER SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/05/1994
|
Application #:
|
07659796
|
Filing Dt:
|
02/22/1991
|
Title:
|
PAGE MODE COMPARATOR DECODE LOGIC FOR VARIABLE SIZE DRAM TYPES AND DIFFERENT INTERLEAVE OPTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/1992
|
Application #:
|
07665377
|
Filing Dt:
|
03/05/1991
|
Title:
|
CMOS DELAY CIRCUIT WITH CONTROLLABLE DELAY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/05/1992
|
Application #:
|
07665385
|
Filing Dt:
|
03/05/1991
|
Title:
|
REDUCED SWITCHING NOISE OUTPUT BUFFER USING DIODE FOR QUICK TURN-OFF
|
|
|
Patent #:
|
|
Issue Dt:
|
05/18/1993
|
Application #:
|
07680004
|
Filing Dt:
|
04/01/1991
|
Title:
|
AN AUTOMATED METHOD OF INSERTING PIPELINE STAGES IN A DATA PATH ELEMENT TO ACHIEVE A SPECIFIED OPERATION FREQUENCY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/30/1992
|
Application #:
|
07696310
|
Filing Dt:
|
04/29/1991
|
Title:
|
CONDITIONAL-SUM CARRY STRUCTURE COMPILER
|
|
|
Patent #:
|
|
Issue Dt:
|
07/27/1993
|
Application #:
|
07710838
|
Filing Dt:
|
06/03/1991
|
Title:
|
DIGITAL OUTPUT BUFFER AND METHOD WITH SLEW RATE CONTROL AND REDUCED CROWBAR CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/22/1992
|
Application #:
|
07718524
|
Filing Dt:
|
06/21/1991
|
Title:
|
METHOD OF PROVIDING POWER TO AN INTERGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/22/1992
|
Application #:
|
07722586
|
Filing Dt:
|
06/27/1991
|
Title:
|
INTERBLOCK DISPERSED-WORD MEMORY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/1994
|
Application #:
|
07747541
|
Filing Dt:
|
08/20/1991
|
Title:
|
METHOD FOR REGULAR PLACEMENT OF DATA PATH COMPONENTS IN VLSI CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/06/1993
|
Application #:
|
07765597
|
Filing Dt:
|
09/26/1991
|
Title:
|
SYSTEM FOR ACHIEVING DESIRED BONDLENGTH OF ADHESIVE BETWEEN A SEMICONDUCTOR CHIP PACKAGE AND A HEATSINK
|
|
|
Patent #:
|
|
Issue Dt:
|
04/06/1993
|
Application #:
|
07767171
|
Filing Dt:
|
09/27/1991
|
Title:
|
EXPOSED DIE-ATTACH HEATSINK PACKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/20/1994
|
Application #:
|
07775085
|
Filing Dt:
|
10/11/1991
|
Title:
|
STRUCTURE FOR SUPPRESSION OF FIELD INVERSION CAUSED BY CHARGE BUILD-UP IN THE DIELECTRIC
|
|
|
Patent #:
|
|
Issue Dt:
|
07/07/1992
|
Application #:
|
07776503
|
Filing Dt:
|
10/11/1991
|
Title:
|
CHARGE NEUTRALIZATION USING SILICON-ENRICHED OXIDE LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/1993
|
Application #:
|
07780677
|
Filing Dt:
|
10/29/1991
|
Title:
|
LOGIC LEVEL SHIFTER FOR 3 VOLT CMOS TO 5 VOLT CMOS OR TTL
|
|
|
Patent #:
|
|
Issue Dt:
|
06/15/1993
|
Application #:
|
07783040
|
Filing Dt:
|
10/25/1991
|
Title:
|
INTEGRATED CIRCUIT MEMORY WITH NON-BINARY ARRAY CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/1994
|
Application #:
|
07786322
|
Filing Dt:
|
10/31/1991
|
Title:
|
METHOD FOR MOISTURE SEALING INTEGRATED CIRCUITS USING SILICON NITRIDE SPACER PROTECTION OF OXIDE PASSIVATION EDGES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/14/1993
|
Application #:
|
07811092
|
Filing Dt:
|
12/20/1991
|
Title:
|
PHASE DETECTOR CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/27/1993
|
Application #:
|
07811406
|
Filing Dt:
|
12/20/1991
|
Title:
|
INTEGRATED CIRCUIT PACKAGE WITH DEVICE AND WIRE COAT ASSEMBLY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/15/1992
|
Application #:
|
07811755
|
Filing Dt:
|
12/20/1991
|
Title:
|
METHOD OF CONSTRUCTING TERMINATION ELECTRODES ON YIELDED SEMICONDUCTOR DIE BY VISIBLY ALIGNING THE DIE PADS THROUGH A TANSPARENT SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/25/1994
|
Application #:
|
07836078
|
Filing Dt:
|
02/14/1992
|
Title:
|
COMPENSATED DIGITAL DELAY SEMICONDUCTOR DEVICE WITH SELECTABLE OUTPUT TAPS AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
10/05/1993
|
Application #:
|
07838625
|
Filing Dt:
|
02/19/1992
|
Title:
|
DOUBLE-EDGE TRIGGERED MEMORY DEVICE AND SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/1994
|
Application #:
|
07839192
|
Filing Dt:
|
02/20/1992
|
Title:
|
SEQUENTIALLY ACCESSIBLE NON-VOLATILE CIRCUIT FOR STORING DATA
|
|
|
Patent #:
|
|
Issue Dt:
|
10/11/1994
|
Application #:
|
07847517
|
Filing Dt:
|
03/06/1992
|
Title:
|
SYSTEM FOR CONTROLLING AN INTEGRATED PRODUCT PROCESS FOR SEMICONDUCTOR WAFERS AND PACKAGES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/1994
|
Application #:
|
07854486
|
Filing Dt:
|
03/20/1992
|
Title:
|
INTEGRATED CIRCUIT PACKAGE INCLUDING A HEAT PIPE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/07/1993
|
Application #:
|
07854527
|
Filing Dt:
|
03/20/1992
|
Title:
|
DUAL MODE PLASMA ETCHING SYSTEM AND METHOD OF PLASMA ENDPOINT DETECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/1994
|
Application #:
|
07860370
|
Filing Dt:
|
03/30/1992
|
Title:
|
METHOD FOR SUPPRESSING CHARGE LOSS IN EEPROMS/EPROMS AND INSTABILITIES IN SRAM LOAD RESISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/1995
|
Application #:
|
07860810
|
Filing Dt:
|
03/31/1992
|
Title:
|
LEADFRAME HAVING ONE OR MORE POWER/GROUND PLANES WITHOUT VIAS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/02/1994
|
Application #:
|
07861403
|
Filing Dt:
|
03/31/1992
|
Title:
|
COMPUTER DISPLAY SYSTEM USING SYSTEM MEMORY IN PLACE OR DEDICATED DISPLAY MEMORY AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/1995
|
Application #:
|
07893616
|
Filing Dt:
|
06/05/1992
|
Title:
|
PLANARIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/1994
|
Application #:
|
07902183
|
Filing Dt:
|
06/22/1992
|
Title:
|
GATE ARRAY BASES WTIH FLEXIBLE ROUTING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/1994
|
Application #:
|
07918815
|
Filing Dt:
|
07/22/1992
|
Title:
|
RAPID THERMAL OXIDATION OF SILICON IN AN OZONE AMBIENT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/1994
|
Application #:
|
07918816
|
Filing Dt:
|
07/22/1992
|
Title:
|
PACKAGE STRUCTURE AND METHOD FOR REDUCING BOND WIRE INDUCTANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/01/1994
|
Application #:
|
07931088
|
Filing Dt:
|
08/13/1992
|
Title:
|
LIQUID AGITATION AND PURIFICATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
12/24/1996
|
Application #:
|
07938727
|
Filing Dt:
|
09/01/1992
|
Title:
|
METHOD OF MAKING FLASH MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/07/1993
|
Application #:
|
07939215
|
Filing Dt:
|
09/02/1992
|
Title:
|
DETAPING MACHINE FOR REMOVAL OF INTEGRATED CIRCUIT DEVICES FROM SEALED POCKET TAPE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/1994
|
Application #:
|
07943260
|
Filing Dt:
|
09/10/1992
|
Title:
|
DESIGN AND SEALING METHOD FOR SEMICONDUCTOR PACKAGES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/1994
|
Application #:
|
07953032
|
Filing Dt:
|
09/25/1992
|
Title:
|
GATE ARRAY BASES WITH FLEXIBLE ROUTING
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/1995
|
Application #:
|
07959179
|
Filing Dt:
|
10/09/1992
|
Title:
|
METHOD TO REDUCE TEST VECTORS/TEST TIME IN DEVICES USING EQUIVALENT BLOCKS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/07/1995
|
Application #:
|
07965635
|
Filing Dt:
|
10/23/1992
|
Title:
|
VERIFIABLE SECURITY CIRCUITRY FOR PREVENTING UNAUTHORIZED ACCESS TO PROGRAMMED READ ONLY MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/1994
|
Application #:
|
07970601
|
Filing Dt:
|
10/28/1992
|
Title:
|
BEHAVIORAL SYNTHESIS OF CIRCUITS INCLUDING HIGH IMPEDANCE BUFFERS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/1996
|
Application #:
|
07974457
|
Filing Dt:
|
11/12/1992
|
Title:
|
PARAMETERIZED GENERIC MULTIPLIER COMPLIER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/1996
|
Application #:
|
07975014
|
Filing Dt:
|
11/12/1992
|
Title:
|
PARAMETERIZED GENERIC COMPILER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/14/1993
|
Application #:
|
07990329
|
Filing Dt:
|
12/10/1992
|
Title:
|
METAL PATTERNING WITH DECHLORINIZATION IN INTEGRATED CIRCUIT MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/1995
|
Application #:
|
07991769
|
Filing Dt:
|
12/17/1992
|
Title:
|
CIRCUIT FOR ELIMINATING OFF-CHIP TO ON-CHIP CLOCK SKEW
|
|
|
Patent #:
|
|
Issue Dt:
|
02/14/1995
|
Application #:
|
07992335
|
Filing Dt:
|
12/17/1992
|
Title:
|
CLOCK GENERATOR FOR PROVIDING A PAIR OF NONOVERLAPPING CLOCK SIGNALS WITH ADJUSTABLE SKEW
|
|
|
Patent #:
|
|
Issue Dt:
|
07/12/1994
|
Application #:
|
08011084
|
Filing Dt:
|
01/29/1993
|
Title:
|
METHOD FOR MAKING CUSP-FREE ANTI-FUSE STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/1995
|
Application #:
|
08016113
|
Filing Dt:
|
02/10/1993
|
Title:
|
AUTOMATED CIRCUIT DESIGN SYSTEM AND METHOD FOR REDUCING CRITICAL PATH DELAY TIMES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/1997
|
Application #:
|
08040685
|
Filing Dt:
|
03/31/1993
|
Title:
|
SELF-DEFINING INSTRUCTION SIZE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/21/1999
|
Application #:
|
08040738
|
Filing Dt:
|
03/31/1993
|
Title:
|
AUTOMATED OPTIMIZATION OF HIERARCHICAL NETLISTS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/1996
|
Application #:
|
08042306
|
Filing Dt:
|
04/02/1993
|
Title:
|
CACHING FIFO AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/09/1996
|
Application #:
|
08048710
|
Filing Dt:
|
04/15/1993
|
Title:
|
METHOD FOR INCREASING CACHEABLE ADDRESS SPACE IN A SECOND LEVEL CACHE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/24/1994
|
Application #:
|
08052143
|
Filing Dt:
|
04/21/1993
|
Title:
|
INTEGRATED CIRCUIT MEMORY WITH NON-BINARY ARRAY CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/1994
|
Application #:
|
08073843
|
Filing Dt:
|
06/07/1993
|
Title:
|
METHOD FOR FORMING LATERALLY GRADED DEPOSIT-TYPE EMITTER FOR BIPOLAR TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/1998
|
Application #:
|
08076876
|
Filing Dt:
|
06/11/1993
|
Title:
|
MULTIPLEX ADDRESS/DATA BUS WITH MULTIPLEX SYSTEM CONTROLLER AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
08/22/1995
|
Application #:
|
08081761
|
Filing Dt:
|
06/23/1993
|
Title:
|
METHOD AND STRUCTURE FOR CREATING A SELF-ALIGNED BICMOS-COMPATIBLE BIPOLAR TRANSISTOR WITH A LATERALLY GRADED EMITTER STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/21/1995
|
Application #:
|
08081993
|
Filing Dt:
|
06/23/1993
|
Title:
|
METHOD FOR SELF-ALIGNED PUNCHTHROUGH IMPLANT USING AN ETCH-BACK GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/10/1995
|
Application #:
|
08082119
|
Filing Dt:
|
06/23/1993
|
Title:
|
METHOD FOR REDUCING RESISTANCE AT INTERFACE OF SINGLE CRYSTAL SILICON AND DEPOSITED SILICON
|
|
|
Patent #:
|
|
Issue Dt:
|
08/16/1994
|
Application #:
|
08082124
|
Filing Dt:
|
06/23/1993
|
Title:
|
AC DRAIN VOLTAGE CHARGING SOURCE FOR PROM DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/1996
|
Application #:
|
08086339
|
Filing Dt:
|
06/30/1993
|
Title:
|
STATUS REGISTER WITH ASYNCHRONOUS READ AND RESET AND METHOD FOR PROVIDING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
05/14/1996
|
Application #:
|
08097417
|
Filing Dt:
|
07/23/1993
|
Title:
|
PAD STRUCTURE WITH PARASITIC MOS TRANSISTOR FOR USE WITH SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/30/1995
|
Application #:
|
08102638
|
Filing Dt:
|
08/05/1993
|
Title:
|
THIN CAVITY DOWN BALL GRID ARRAY PACKAGE BASED ON WIREBOND TECHNOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/14/1995
|
Application #:
|
08109728
|
Filing Dt:
|
08/20/1993
|
Title:
|
METHOD AND APPARATUS FOR PATTERNING A METAL LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/26/1995
|
Application #:
|
08113574
|
Filing Dt:
|
08/27/1993
|
Title:
|
METHOD AND APPARATUS FOR ATTENUATING JITTER IN A DIGITAL TRANSMISSION LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/05/1995
|
Application #:
|
08120622
|
Filing Dt:
|
09/13/1993
|
Title:
|
SECURITY CIRCUITRY WITH SELECT LINE AND DATA LINE SHIELDING
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/1994
|
Application #:
|
08126250
|
Filing Dt:
|
09/24/1993
|
Title:
|
HIGH PERFORMANCE PACKAGE USING HIGH DIELECTRIC CONSTANT MATERIALS FOR POWER/GROUND AND LOW DIELECTRIC CONSTANT MATERIALS FOR SIGNAL LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/09/1995
|
Application #:
|
08126288
|
Filing Dt:
|
09/24/1993
|
Title:
|
SEMI-CONDUCTOR DEVICE INTERCONNECT PACKAGE ASSEMBLY FOR IMPROVED PACKAGE PERFORMANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/1995
|
Application #:
|
08126353
|
Filing Dt:
|
09/24/1993
|
Title:
|
BARRIER ENHANCEMENT AT THE SALICIDE LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/1995
|
Application #:
|
08126624
|
Filing Dt:
|
09/24/1993
|
Title:
|
METHOD OF MAKING A FIELD PROGRAMMABLE READ ONLY MEMROY (ROM) CELL USING AN AMORPHOUS SILICON FUSE WITH BURIED CONTACT POLYSILICON AND METAL ELECTRODES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/16/1996
|
Application #:
|
08127270
|
Filing Dt:
|
09/24/1993
|
Title:
|
VERSATILE RECONFIGURABLE MATRIX BASED BUILT-IN SELF-TEST PROCESSOR FOR MINIMIZING FAULT GRADING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/1995
|
Application #:
|
08138298
|
Filing Dt:
|
10/18/1993
|
Title:
|
METHOD FOR MAKING MULTI-LEVEL ANTIFUSE STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/20/1994
|
Application #:
|
08140736
|
Filing Dt:
|
10/21/1993
|
Title:
|
LIQUID AGITATION AND PURIFICATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/1995
|
Application #:
|
08147465
|
Filing Dt:
|
10/29/1993
|
Title:
|
METHOD AND STRUCTURE FOR THE AUTOMATED DESIGN OF ANALOG INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/1997
|
Application #:
|
08148420
|
Filing Dt:
|
11/03/1993
|
Title:
|
AUTOMATIC OPTIMIZATION OF A COMPILED MEMORY STRUCTURE BASED ON USER SELECTED CRITERIA
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/1995
|
Application #:
|
08156156
|
Filing Dt:
|
11/23/1993
|
Title:
|
ASYMMETRIC ELECTRO-STATIC DISCHARGE TRANSISTORS FOR INCREASED ELECTRO-STATIC DISCHARGE HARDNESS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/1995
|
Application #:
|
08158968
|
Filing Dt:
|
11/30/1993
|
Title:
|
BUS INTERFACE WITH GRAPHICS AND SYSTEM PATHS FOR AN INTEGRATED MEMORY SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/26/1995
|
Application #:
|
08159186
|
Filing Dt:
|
11/30/1993
|
Title:
|
CACHE MEMORY SUPPORT IN AN INTEGRATED MEMORY SYSTEM
|
|