|
|
Patent #:
|
|
Issue Dt:
|
09/10/1996
|
Application #:
|
08385849
|
Filing Dt:
|
02/09/1995
|
Title:
|
METHOD OF FABRICATING IC CHIPS WITH EQUATION ESTIMATED STATISTICAL CROSSTALK VOLTAGES BEING LESS THAN NOISE MARGIN
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/1997
|
Application #:
|
08385850
|
Filing Dt:
|
02/09/1995
|
Title:
|
METHOD OF FABRICATING IC CHIPS WITH EQUATION ESTIMATED PEAK CROSSTALK VOLTAGES BEING LESS THAN NOISE MARGIN
|
|
|
Patent #:
|
|
Issue Dt:
|
11/11/1997
|
Application #:
|
08387192
|
Filing Dt:
|
02/13/1995
|
Title:
|
SYSTEM FOR MANAGING AND ACCESSING A DYNAMICALLY EXPANDING COMPUTER DATABASE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/1997
|
Application #:
|
08390712
|
Filing Dt:
|
02/17/1995
|
Title:
|
METHOD AND SYSTEM FOR TRACKING THE STATE OF EACH ONE OF MULTIPLE JTAG CHAINS USED IN TESTING THE LOGIC OF INTERGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/1996
|
Application #:
|
08392278
|
Filing Dt:
|
02/22/1995
|
Title:
|
MULTIPORTED BUFFER MEMORY SYSTEM FOR DISK DRIVE COMPLEX
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/1997
|
Application #:
|
08394383
|
Filing Dt:
|
02/24/1995
|
Title:
|
METHOD AND APPARATUS FOR REMOVING SOFT ERRORS FROM A MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/1997
|
Application #:
|
08394384
|
Filing Dt:
|
02/04/1997
|
Title:
|
METHOD AND APPARATUS FOR DETECTING ERRORS IN A SYSTEM THAT EMPLOYS MULTI-BIT WIDE MEMORY ELEMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/1996
|
Application #:
|
08396402
|
Filing Dt:
|
02/27/1995
|
Title:
|
SYSTEM AND METHOD FOR CONTROLLING THE COMPETITION BETWEEN PROCESSORS, IN AN AT-COMPATIBLE MULTIPROCESSOR ARRAY, TO INITIALIZE A TEST SEQUENCE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/21/1998
|
Application #:
|
08396677
|
Filing Dt:
|
03/01/1995
|
Title:
|
METHOD AND APPARATUS FOR LOCALLY GENERATING ADDRESSING INFORMATION FOR A MEMORY ACCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/21/1998
|
Application #:
|
08396679
|
Filing Dt:
|
03/01/1995
|
Title:
|
METHOD AND APPARATUS FOR DYNAMICALLY TESTING A MEMORY WITHIN A COMPUTER SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
07/21/1998
|
Application #:
|
08396680
|
Filing Dt:
|
03/01/1995
|
Title:
|
METHOD AND APPARATUS FOR PROVIDING FAULT DETECTION TO A BUS WITHIN A COMPUTER SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/1996
|
Application #:
|
08396952
|
Filing Dt:
|
03/01/1995
|
Title:
|
METHOD AND APPARATUS FOR DETERMINING THE SOURCE AND NATURE OF AN ERROR WITHIN A COMPUTER SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/1997
|
Application #:
|
08396953
|
Filing Dt:
|
03/01/1995
|
Title:
|
METHOD AND APPARATUS FOR INDICATING THE SEVERITY OF A FAULT WITHIN A COMPUTER SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
03/31/1998
|
Application #:
|
08397429
|
Filing Dt:
|
03/01/1995
|
Title:
|
METHOD FOR MAKING A DATA BASE AVAILABLE TO A USER PROGRAM DURING DATA BASE RECOVERY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/09/1997
|
Application #:
|
08399274
|
Filing Dt:
|
03/06/1995
|
Title:
|
APPARATUS AND METHOD FOR SIGNAL IDENTIFICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/05/1995
|
Application #:
|
08400063
|
Filing Dt:
|
03/07/1995
|
Title:
|
MAGNETICALLY-ATTACHABLE EMI SHIELDING COVER FOR ATTENUATING ELECTROMAGNETIC EMANATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/21/1996
|
Application #:
|
08402684
|
Filing Dt:
|
03/13/1995
|
Title:
|
ELECTRONIC TESTER FOR TESTING IDDQ IN AN INTEGRATED CIRCUIT CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
11/03/1998
|
Application #:
|
08404791
|
Filing Dt:
|
03/15/1995
|
Title:
|
MEMORY QUEUE WITH ADJUSTABLE PRIORITY AND CONFLICT DETECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/1998
|
Application #:
|
08406265
|
Filing Dt:
|
03/17/1995
|
Title:
|
SYSTEM FOR OPTIMALLY PROCESSING A TRANSACTION AND A QUERY TO THE SAME THE SAME DATABASE CONCURRENTLY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/1997
|
Application #:
|
08406278
|
Filing Dt:
|
03/17/1995
|
Title:
|
SYSTEM FOR OPTIMALLY STORING A DATA FILE FOR ENHANCED QUERY PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/1996
|
Application #:
|
08406811
|
Filing Dt:
|
03/16/1995
|
Title:
|
CONFIGURABLE NETWORK USING DUAL SYSTEM BUSSES WITH COMMON PROTOCOL COM PATIBLE STORE-THROUGH AND NON-STORE-THROUGH CACHE MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/25/1996
|
Application #:
|
08411250
|
Filing Dt:
|
03/27/1995
|
Title:
|
FLOPPY-DISK AIR AND DUST DAM
|
|
|
Patent #:
|
|
Issue Dt:
|
12/09/1997
|
Application #:
|
08414881
|
Filing Dt:
|
03/31/1995
|
Title:
|
METHOD FOR PLACING LOGIC FUNCTIONS AND CELLS IN A LOGIC DESIGN USING FLOOR PLANNING BY ANALOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/1997
|
Application #:
|
08414900
|
Filing Dt:
|
03/31/1995
|
Title:
|
SYSTEM ARCHITECTURE FOR IMPROVED NETWORK INPUT/OUTPUT PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
07/21/1998
|
Application #:
|
08418317
|
Filing Dt:
|
04/07/1995
|
Title:
|
CHECK READER UTILIZING SYNC-TAGS TO MATCH THE IMAGES OF THE FRONT AND REAR FACES OF A CHECK
|
|
|
Patent #:
|
|
Issue Dt:
|
01/02/1996
|
Application #:
|
08420329
|
Filing Dt:
|
04/11/1995
|
Title:
|
DEDICATED PROCESSOR FOR TASK I/O AND MEMORY MANAGEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/22/1996
|
Application #:
|
08422119
|
Filing Dt:
|
04/14/1995
|
Title:
|
FLASH MEMORY WEAR LEVELING SYSTEM PROVIDING IMMEDIATE DIRECT ACCESS TO MICROPROCESSOR
|
|
|
Patent #:
|
|
Issue Dt:
|
02/23/1999
|
Application #:
|
08422204
|
Filing Dt:
|
03/31/1995
|
Title:
|
VARIABLE RATE CLOCK FOR TIMING RECOVERY AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/1998
|
Application #:
|
08428684
|
Filing Dt:
|
04/25/1995
|
Title:
|
METHODS AND APPARATUS FOR EXCHANGING ACTIVE MESSAGES IN A PARALLEL PROCESSING COMPUTER SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/1998
|
Application #:
|
08430988
|
Filing Dt:
|
04/28/1995
|
Title:
|
HIGH POWER SOLID STATE MICROWAVE TRANSMITTER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/09/1997
|
Application #:
|
08431366
|
Filing Dt:
|
04/28/1995
|
Title:
|
CACHE CONTROLLER UTILIZING A STATE MACHINE FOR CONTROLLING INVALIDATIONS IN A NETWORK WITH DUAL SYSTEM BUSSES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/05/1996
|
Application #:
|
08433650
|
Filing Dt:
|
05/04/1995
|
Title:
|
APPARATUS AND METHOD FOR FREQUENCY SPACE MODELING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/1998
|
Application #:
|
08437764
|
Filing Dt:
|
05/09/1995
|
Title:
|
DATA TRANSMISSION SYSTEM WITH A LOW PEAK-TO-AVERAGE POWER RATIO BASED ON DISTORTING SMALL AMPLITUDE SIGNALS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/1997
|
Application #:
|
08451786
|
Filing Dt:
|
05/26/1995
|
Title:
|
ARRANGEMENT FOR ALIGNING, FOCUSING AND NORMALIZING IMAGING SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/1996
|
Application #:
|
08451800
|
Filing Dt:
|
05/26/1995
|
Title:
|
DOCUMENT SEPARATION/DETECTION TECHNIQUE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/1996
|
Application #:
|
08451801
|
Filing Dt:
|
05/26/1995
|
Title:
|
DOCUMENT STACKING TECHNIQUE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/12/1998
|
Application #:
|
08454849
|
Filing Dt:
|
05/31/1995
|
Title:
|
VIDEO HARDWARE FOR PROTECTED, MULTIPROCESSING SYSTEMS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/1997
|
Application #:
|
08454910
|
Filing Dt:
|
05/31/1995
|
Title:
|
SYSTEM FOR HIGH-SPEED TRANSFER OF A CONTINOUS DATA STREAM BETWEEN HOSTS USING MULTIPLE PARALLEL COMMUNICATION LINKS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/23/1997
|
Application #:
|
08470582
|
Filing Dt:
|
06/09/1995
|
Title:
|
METHOD FOR COLLAPSING A VERSION TREE WHICH DEPICTS A HISTORY OF SYSTEM DATA AND PROCESSES FOR AN ENTERPRISE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/1997
|
Application #:
|
08489313
|
Filing Dt:
|
06/09/1995
|
Title:
|
METHOD FOR LOCATING A VERSIONED OBJECT WITHIN A VERSION TREE DEPICTING A HISTORY OF SYSTEM DATA AND PROCESSES FOR AN ENTERPRISE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/16/1996
|
Application #:
|
08493058
|
Filing Dt:
|
06/21/1995
|
Title:
|
SYSTEM FOR POINTER UPDATING ACROSS PAGED MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/1997
|
Application #:
|
08493383
|
Filing Dt:
|
06/21/1995
|
Title:
|
AVOIDING INSTABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/08/1998
|
Application #:
|
08496917
|
Filing Dt:
|
06/30/1995
|
Title:
|
DOCUMENT PAGE ANALYZER AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/1996
|
Application #:
|
08502404
|
Filing Dt:
|
07/14/1995
|
Title:
|
APPARATUS FOR DETERMINING THE DIRECTION OF SIGNAL/DATA FLOW ON A SCSI BUS FOR CONVERTING BETWEEN SINGLE ENDED AND DIFFERENTIAL TYPE SIGNALS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/07/1998
|
Application #:
|
08503955
|
Filing Dt:
|
07/19/1995
|
Title:
|
APPARATUS FOR SYNCHRONIZING MULTIPOINT-TO-POINT COMMUNICATIONS SYSTEMS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/24/1999
|
Application #:
|
08503956
|
Filing Dt:
|
07/19/1995
|
Title:
|
METHOD AND APPARATUS FOR INCREASING THE SPEED OF A FULL CODE BOOK SEARCH IN A QUARTIZER ENCODER
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/1998
|
Application #:
|
08504303
|
Filing Dt:
|
07/19/1995
|
Title:
|
DATA PROCESSING ARRAY IN WHICH SUB-ARRAYS ARE ESTABLISHED AND RUN INDEPENDENTLY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/1998
|
Application #:
|
08505140
|
Filing Dt:
|
07/21/1995
|
Title:
|
METHOD FOR PROVIDING OBJECT DATABASE INDEPENDENCE IN A PROGRAM WRITTEN USING THE C++ PROGRAMMING LANGUAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/24/1998
|
Application #:
|
08505987
|
Filing Dt:
|
07/24/1995
|
Title:
|
MULTIPROCESSOR WITH SPLIT TRANSACTION BUS ARCHITECTURE FOR SENDING RETRY DIRECTION TO OTHER BUS MODULE UPON A MATCH OF SUBSEQUENT ADDRESS BUS CYCLES TO CONTENT OF CACHE TAG
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/1998
|
Application #:
|
08506647
|
Filing Dt:
|
07/25/1995
|
Title:
|
METHOD FOR GENERICALLY MANIPULATING PROPERTIES OF OBJECTS IN AN OBJECT ORIENTED REPOSITORY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/1997
|
Application #:
|
08510283
|
Filing Dt:
|
08/02/1995
|
Title:
|
BUS REQUEST ERROR DETECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/08/1998
|
Application #:
|
08515574
|
Filing Dt:
|
08/16/1995
|
Title:
|
METHOD AND APPARATUS FOR RELIABLE ACCESS TO AUDIO AND FACSIMILE MESSAGE STORAGE AND RETRIEVAL SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/23/1997
|
Application #:
|
08515605
|
Filing Dt:
|
08/16/1995
|
Title:
|
PROGRAMMABLE BUS INTERFACE UNIT DATA PATH
|
|
|
Patent #:
|
|
Issue Dt:
|
03/19/1996
|
Application #:
|
08516727
|
Filing Dt:
|
08/18/1995
|
Title:
|
PINCH-ROLL WITH FLOATING DAMPER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/1998
|
Application #:
|
08518352
|
Filing Dt:
|
06/14/1995
|
Title:
|
RANDOM DELAY SUBSYSTEMS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/02/1998
|
Application #:
|
08518353
|
Filing Dt:
|
06/14/1995
|
Title:
|
LIVELOCK AVOIDANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/07/1998
|
Application #:
|
08520442
|
Filing Dt:
|
08/29/1995
|
Title:
|
LEAST RECENTLY USED BLOCK REPLACEMENT FOR FOUR BLOCK CACHE LOGIC SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/1998
|
Application #:
|
08521003
|
Filing Dt:
|
08/30/1995
|
Title:
|
SYSTEM WITH USER SPECIFIED PATTERN DEFINITIONS FOR MATCHING INPUT MESSAGES AND ASSOCIATED DECISIONS FOR CONDITIONALLY RESPONDING TO THE INPUT MESSAGES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/1998
|
Application #:
|
08521203
|
Filing Dt:
|
08/30/1995
|
Title:
|
APPARATUS AND METHOD FOR MESSAGE MATCHING USING PATTERN DECISIONS IN A MESSAGE MATCHING AND AUTOMATIC RESPONSE SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/1997
|
Application #:
|
08521695
|
Filing Dt:
|
08/31/1995
|
Title:
|
METHOD FOR GENERATING AN INTERNET PROTOCOL SUITE CHECKSUM IN A SINGLE MARCO INSTRUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/08/1998
|
Application #:
|
08524017
|
Filing Dt:
|
08/29/1995
|
Title:
|
METHOD OF STABILIZING COMPONENT AND NET NAMES OF INTEGRATED CIRCUITS IN ELECTRONIC DESIGN AUTOMATION SYSTEMS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/11/1997
|
Application #:
|
08527743
|
Filing Dt:
|
09/13/1995
|
Title:
|
EXTENDED DISTANCE FIBER OPTIC INTERFACE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/1997
|
Application #:
|
08529167
|
Filing Dt:
|
09/15/1995
|
Title:
|
MEMORY BASED INTERFACE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/04/1997
|
Application #:
|
08530782
|
Filing Dt:
|
09/19/1995
|
Title:
|
SYSTEM AND METHOD FOR SATISFYING MUTUALLY EXCLUSIVE GATING REQUIREMENTS IN AUTOMATIC TEST PATTERN GENERATION SYSTEMS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/07/1998
|
Application #:
|
08546650
|
Filing Dt:
|
10/23/1995
|
Title:
|
FAST WRITE INITIALIZATION SYSTEM FOR MICROCODE RAM VIA DATA PATH ARRAY USING PRE-LOADED FLASH MEMORY AND PROGRAMMABLE CONTROL LOGIC ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/1998
|
Application #:
|
08546651
|
Filing Dt:
|
10/23/1995
|
Title:
|
SYSTEM FOR FAST READ AND VERIFICATION OF MICROCODE RAM
|
|
|
Patent #:
|
|
Issue Dt:
|
06/17/1997
|
Application #:
|
08547430
|
Filing Dt:
|
10/24/1995
|
Title:
|
CAMERA FOR HIGH-SPEED IMAGING
|
|
|
Patent #:
|
|
Issue Dt:
|
12/08/1998
|
Application #:
|
08549352
|
Filing Dt:
|
10/27/1995
|
Title:
|
METHOD FOR GENERATING OLE AUTOMATION AND IDL INTERFACES FROM METADATA INFORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/27/2001
|
Application #:
|
08551981
|
Filing Dt:
|
11/02/1995
|
Title:
|
DUAL THRESHOLD DIGITAL RECEIVER WITH LARGE NOISE MARGIN
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/1998
|
Application #:
|
08555551
|
Filing Dt:
|
11/09/1995
|
Title:
|
EXTRACTING AND PROCESSING DATA DERIVED FROM A COMMON CHANNEL SIGNALLING NETWORK
|
|
|
Patent #:
|
|
Issue Dt:
|
01/14/1997
|
Application #:
|
08556247
|
Filing Dt:
|
11/09/1995
|
Title:
|
METHOD FOR SWITCHING BETWEEN A PLURALITY OF CLOCK SOURCES UPON DETECTION OF PHASE ALIGNMENT THEREOF AND DISABLING ALL OTHER CLOCK SOURCES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/03/1998
|
Application #:
|
08558246
|
Filing Dt:
|
11/17/1995
|
Title:
|
HIGH PERFORMANCE INSTRUCTION DATA PATH
|
|
|
Patent #:
|
|
Issue Dt:
|
12/10/1996
|
Application #:
|
08563876
|
Filing Dt:
|
11/28/1995
|
Title:
|
SYNCHRONOUS CDMA TRANSMITTER/RECEIVER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/02/1998
|
Application #:
|
08566116
|
Filing Dt:
|
11/30/1995
|
Title:
|
METHOD OF AND APPARATUS FOR RAPIDLY LOADING ADDRESSING REGISTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/1997
|
Application #:
|
08566479
|
Filing Dt:
|
12/04/1995
|
Title:
|
METHOD FOR CONTROLLING THE EXPANSION OF CONNECTIONS TO A SCSI BUS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/1998
|
Application #:
|
08567394
|
Filing Dt:
|
12/01/1995
|
Title:
|
METHOD FOR GENERICALLY INVOKING OPERATION IN AN OBJECT ORIENTED REPOSITORY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/03/1998
|
Application #:
|
08573015
|
Filing Dt:
|
12/15/1995
|
Title:
|
METHOD OF COMPACTING DATA REPRESENTATIONS OF HIERARCHICAL LOGIC DESIGNS USED FOR STATIC TIMING ANALYSIS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/14/1997
|
Application #:
|
08573306
|
Filing Dt:
|
12/15/1995
|
Title:
|
INTEGRATED CIRCUIT MEMORY HAVING HIGH SPEED AND LOW POWER BY SELECTIVELY COUPLING COMPENSATION COMPONENTS TO A PULSE GENERATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/1997
|
Application #:
|
08573509
|
Filing Dt:
|
12/15/1995
|
Title:
|
MULTIPLE MEMORY BIT/CHIP FAILURE DETECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/15/1998
|
Application #:
|
08576113
|
Filing Dt:
|
12/21/1995
|
Title:
|
APPARATUS FOR FIBRE CHANNEL TRANSMISSION HAVING INTERFACE LOGIC, BUFFER MEMORY, MULTIPLEXOR/MICROPROCESSOR, AND BUS CONTROL DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/1997
|
Application #:
|
08577908
|
Filing Dt:
|
12/04/1995
|
Title:
|
DAYCLOCK CARRY AND COMPARE TREE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/15/1998
|
Application #:
|
08577909
|
Filing Dt:
|
12/04/1995
|
Title:
|
PROCESSOR COMMAND FOR PROMPTING A STORAGE CONTROLLER TO WRITE A DAY CLOCK VALUE TO SPECIFIED MEMORY LOCATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/1997
|
Application #:
|
08578783
|
Filing Dt:
|
12/26/1995
|
Title:
|
PIPELINED MICROINSTRUCTION APPARATUS AND METHODS WITH BRANCH PREDICTION AND SPECULATIVE STATE CHANGING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/1997
|
Application #:
|
08579683
|
Filing Dt:
|
12/28/1995
|
Title:
|
MULTI-PROCESSOR DATA PROCESSING SYSTEM WITH MULTIPLE, SEPARATE INSTRUCTION AND OPERAND SECOND LEVEL CACHES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/14/1997
|
Application #:
|
08579896
|
Filing Dt:
|
12/28/1995
|
Title:
|
MULTI-PROCESSOR DATA PROCESSING SYSTEM WITH CONTROL FOR GRANTING MULTIPLE STORAGE LOCKS IN PARALLEL AND PARALLEL LOCK PRIORITY AND SECOND LEVEL CACHE PRIORITY QUEUES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/23/1999
|
Application #:
|
08579897
|
Filing Dt:
|
12/28/1995
|
Title:
|
MULTI-PROCESSOR DATA PROCESSING SYSTEM WITH MULTIPLE SECOND LEVEL CACHES MAPABLE TO ALL OF ADDRESSABLE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/27/1998
|
Application #:
|
08581085
|
Filing Dt:
|
12/29/1995
|
Title:
|
MAGNETIC INK RECORDER CALIBRATION APPARATUS AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
12/15/1998
|
Application #:
|
08583326
|
Filing Dt:
|
01/05/1996
|
Title:
|
PROCESSOR PATH EMULATION SYSTEM PROVIDING FAST READOUT AND VERIFICATION OF MAIN MEMORY BY MAINTENANCE CONTROLLER INTERFACE TO MAINTENANCE SUBSYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
03/30/1999
|
Application #:
|
08583376
|
Filing Dt:
|
01/05/1996
|
Title:
|
FAST WRITE INITIALIZATION METHOD AND SYSTEM FOR LOADING CHANNEL ADAPTER MICROCODE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/13/1998
|
Application #:
|
08583377
|
Filing Dt:
|
01/05/1996
|
Title:
|
HIGH SPEED INITIALIZATION SYSTEM FOR RAM DEVICES USING JTAG LOOP FOR PROVIDING VALID PARITY BITS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/1997
|
Application #:
|
08583765
|
Filing Dt:
|
01/11/1996
|
Title:
|
FAULT TOLERANT APPARATUS AND METHOD FOR MAINTAINING ONE OR MORE QUEUES THAT ARE SHARED BY MULTIPLE PROCESSORS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/10/1998
|
Application #:
|
08584644
|
Filing Dt:
|
01/11/1996
|
Title:
|
FLEXIBLE, SOFT, RANDOM-LIKE COUNTER SYSTEM FOR BUS PROTOCOL WAITING PERIODS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/1997
|
Application #:
|
08589793
|
Filing Dt:
|
01/22/1996
|
Title:
|
MULTIPLE POWER DOMAIN POWER LOSS DETECTION AND INTERFACE DISABLE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/22/1998
|
Application #:
|
08591844
|
Filing Dt:
|
01/25/1996
|
Title:
|
METHOD AND CIRCUITRY FOR MODIFYING DATA WORDS IN A MULTI-LEVEL DISTRIBUTED DATA PROCESSING SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/1998
|
Application #:
|
08592088
|
Filing Dt:
|
01/26/1996
|
Title:
|
DERIVED GENERATION SYSTEM FOR PARITY BITS WITH BI-DIRECTIONAL, CROSSED-FIELDS UTILIZING STORED FLIP-BIT FEATURE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/03/1998
|
Application #:
|
08592089
|
Filing Dt:
|
01/26/1996
|
Title:
|
MULTI SET CACHE STRUCTURE HAVING PARITY RAMS HOLDING PARITY BITS FOR TAG DATA AND FOR STATUS DATA UTILIZING PREDICTION CIRCUITRY THAT PREDICTS AND GENERATES THE NEEDED PARITY BITS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/1997
|
Application #:
|
08592090
|
Filing Dt:
|
01/26/1996
|
Title:
|
METHOD AND SYSTEM FOR RANDOMLY SELECTING A CHACHE SET FOR CACHE FILL OPERATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/17/1998
|
Application #:
|
08592092
|
Filing Dt:
|
01/26/1996
|
Title:
|
SMART FILL SYSTEM FOR MULTIPLE CACHE NETWORK
|
|
|
Patent #:
|
|
Issue Dt:
|
02/10/1998
|
Application #:
|
08592095
|
Filing Dt:
|
01/26/1996
|
Title:
|
ADJUSTING PRIORITY CACHE ACCESS OPERATIONS WITH MULTIPLE LEVEL PRIORITY STATES BETWEEN A CENTRAL PROCESSOR AND AN INVALIDATION QUEUE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/1997
|
Application #:
|
08602259
|
Filing Dt:
|
02/15/1996
|
Title:
|
CACHE INVALIDATION SEQUENCE SYSTEM UTILIZING ODD AND EVEN INVALIDATION QUEUES WITH SHORTER INVALIDATION CYCLES
|
|